A Novel Least Significant Bit First Processing Parallel CRC Circuit

In HDLC serial communication protocol, CRC calculation can first process the most or least significant bit of data. Nowadays most CRC calculation is based on the most significant bit (MSB) first processing. An algorithm of the least significant bit (LSB) first processing parallel CRC is proposed in...

Full description

Bibliographic Details
Main Authors: Xiujie Qu, Zhongkai Cao, Zhanjie Yang
Format: Article
Language:English
Published: SAGE Publishing 2013-01-01
Series:Advances in Mechanical Engineering
Online Access:https://doi.org/10.1155/2013/859317
Description
Summary:In HDLC serial communication protocol, CRC calculation can first process the most or least significant bit of data. Nowadays most CRC calculation is based on the most significant bit (MSB) first processing. An algorithm of the least significant bit (LSB) first processing parallel CRC is proposed in this paper. Based on the general expression of the least significant bit first processing serial CRC, using state equation method of linear system, we derive a recursive formula by the mathematical deduction. The recursive formula is applicable to any number of bits processed in parallel and any series of generator polynomial. According to the formula, we present the parallel circuit of CRC calculation and implement it with VHDL on FPGA. The results verify the accuracy and effectiveness of this method.
ISSN:1687-8132