PRALU language - the tool for verifying digital devices
The task of creating a testbench for functional verification is considered. This verification process establishes the reconvergence (equivalence) of the device specification and the register-transfer level (RTL) model - a logical network which was built in the synthesis process. In the UVM methodolo...
Main Author: | D. I. Cheremisinov |
---|---|
Format: | Article |
Language: | Russian |
Published: |
The United Institute of Informatics Problems of the National Academy of Sciences of Belarus
2018-12-01
|
Series: | Informatika |
Subjects: | |
Online Access: | https://inf.grid.by/jour/article/view/427 |
Similar Items
-
VERIFICATION AND DEBUG TECHNIQUES FOR INTEGRATED CIRCUIT DESIGNS
by: Crutchfield, David Allen
Published: (2009) -
Automated Testbench Generation for Communication Systems
by: Qu, Xin
Published: (2014) -
User Interface and Modified Testbench to Support Comprehensive Analysis of Protein Structural Alignment Tools
by: Kamepalli, Phanindra
Published: (2011) -
OVM_tpi: uma metodologia de verificação funcional para circuitos digitais
by: CAMARA, Rômulo Calado Pantaleão
Published: (2014) -
A verified framework for symbolic execution in the ACL2 theorem prover
by: Swords, Sol Otis
Published: (2011)