Research on 1 GS/s,16-bit data acquisition system based on JESD204B

The paper adopts the architecture of "ADC+FPGA", designs and develops a 1 GS/s, 16-bit high-speed and high-precision data acquisition system(DAS), which realized the purpose of using a single channel to measure large dynamic range(DR>1 000) signals. The study uses two sysref modes, whic...

Full description

Bibliographic Details
Main Authors: Li Haitao, Li Binkang, Tian Geng, Ruan Linbo, Zhang Yanxia
Format: Article
Language:zho
Published: National Computer System Engineering Research Institute of China 2021-04-01
Series:Dianzi Jishu Yingyong
Subjects:
Online Access:http://www.chinaaet.com/article/3000130958
id doaj-5654562802fc45d6878a29978b95dab6
record_format Article
spelling doaj-5654562802fc45d6878a29978b95dab62021-05-21T06:13:10ZzhoNational Computer System Engineering Research Institute of ChinaDianzi Jishu Yingyong0258-79982021-04-0147412613110.16157/j.issn.0258-7998.2008673000130958Research on 1 GS/s,16-bit data acquisition system based on JESD204BLi Haitao0Li Binkang1Tian Geng2Ruan Linbo3Zhang Yanxia4Northwest Institute of Nuclear Technology,Xi′an 710024,ChinaNorthwest Institute of Nuclear Technology,Xi′an 710024,ChinaNorthwest Institute of Nuclear Technology,Xi′an 710024,ChinaNorthwest Institute of Nuclear Technology,Xi′an 710024,ChinaNorthwest Institute of Nuclear Technology,Xi′an 710024,ChinaThe paper adopts the architecture of "ADC+FPGA", designs and develops a 1 GS/s, 16-bit high-speed and high-precision data acquisition system(DAS), which realized the purpose of using a single channel to measure large dynamic range(DR>1 000) signals. The study uses two sysref modes, which are periodic sysref mode and pulse sysref mode, to establishe a stable JESD204B link with a deterministic delay. The differences in the sampled data spectrum between the two modes is presented, and the considerations of hardware design and firmware design are given. The paper recommends that the periodic sysref mode be used to establish JESD204B link. By analyzing the time-domain waveform and frequency spectrum of the sampled data, the conclusion that the ADC chip contains 4 on-chip ADC channels is verified.http://www.chinaaet.com/article/3000130958data acquisition systemjesd204bdeterministic delayperiod sysrefpulse sysref
collection DOAJ
language zho
format Article
sources DOAJ
author Li Haitao
Li Binkang
Tian Geng
Ruan Linbo
Zhang Yanxia
spellingShingle Li Haitao
Li Binkang
Tian Geng
Ruan Linbo
Zhang Yanxia
Research on 1 GS/s,16-bit data acquisition system based on JESD204B
Dianzi Jishu Yingyong
data acquisition system
jesd204b
deterministic delay
period sysref
pulse sysref
author_facet Li Haitao
Li Binkang
Tian Geng
Ruan Linbo
Zhang Yanxia
author_sort Li Haitao
title Research on 1 GS/s,16-bit data acquisition system based on JESD204B
title_short Research on 1 GS/s,16-bit data acquisition system based on JESD204B
title_full Research on 1 GS/s,16-bit data acquisition system based on JESD204B
title_fullStr Research on 1 GS/s,16-bit data acquisition system based on JESD204B
title_full_unstemmed Research on 1 GS/s,16-bit data acquisition system based on JESD204B
title_sort research on 1 gs/s,16-bit data acquisition system based on jesd204b
publisher National Computer System Engineering Research Institute of China
series Dianzi Jishu Yingyong
issn 0258-7998
publishDate 2021-04-01
description The paper adopts the architecture of "ADC+FPGA", designs and develops a 1 GS/s, 16-bit high-speed and high-precision data acquisition system(DAS), which realized the purpose of using a single channel to measure large dynamic range(DR>1 000) signals. The study uses two sysref modes, which are periodic sysref mode and pulse sysref mode, to establishe a stable JESD204B link with a deterministic delay. The differences in the sampled data spectrum between the two modes is presented, and the considerations of hardware design and firmware design are given. The paper recommends that the periodic sysref mode be used to establish JESD204B link. By analyzing the time-domain waveform and frequency spectrum of the sampled data, the conclusion that the ADC chip contains 4 on-chip ADC channels is verified.
topic data acquisition system
jesd204b
deterministic delay
period sysref
pulse sysref
url http://www.chinaaet.com/article/3000130958
work_keys_str_mv AT lihaitao researchon1gss16bitdataacquisitionsystembasedonjesd204b
AT libinkang researchon1gss16bitdataacquisitionsystembasedonjesd204b
AT tiangeng researchon1gss16bitdataacquisitionsystembasedonjesd204b
AT ruanlinbo researchon1gss16bitdataacquisitionsystembasedonjesd204b
AT zhangyanxia researchon1gss16bitdataacquisitionsystembasedonjesd204b
_version_ 1721432430165884928