High-Level Synthesis of In-Circuit Assertions for Verification, Debugging, and Timing Analysis
Despite significant performance and power advantages compared to microprocessors, widespread usage of FPGAs has been limited by increased design complexity. High-level synthesis (HLS) tools have reduced design complexity but provide limited support for verification, debugging, and timing analysis. S...
Main Authors: | John Curreri, Greg Stitt, Alan D. George |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2011-01-01
|
Series: | International Journal of Reconfigurable Computing |
Online Access: | http://dx.doi.org/10.1155/2011/406857 |
Similar Items
-
Assertion-checker synthesis for hardware verification, in-circuit debugging and on-line monitoring
by: Boulé, Marc
Published: (2008) -
On Debugging Assistance in Assertion-Based Verification
by: Bao-Ren Huang, et al.
Published: (2004) -
On Assertion-Based Verification for Hardware Debugging
by: Tsung-Chih Tsai, et al.
Published: (2005) -
VERIFICATION AND DEBUG TECHNIQUES FOR INTEGRATED CIRCUIT DESIGNS
by: Crutchfield, David Allen
Published: (2009) -
Assertion based debugging and monitoring of distributed systems
by: Kallankara, Vivek
Published: (2011)