An Energy and Area Efficient Carry Select Adder with Dual Carry Adder Cell

In this paper, an energy and area efficient carry select adder (CSLA) is proposed. To minimize the redundant logic operation of a regular CSLA, a dual carry adder cell is proposed. The proposed dual carry adder is composed of an XOR/XNOR cell and two pairs of sum-carry cells. Both CMOS logic and a t...

Full description

Bibliographic Details
Main Authors: Heng You, Jia Yuan, Weidi Tang, Shushan Qiao
Format: Article
Language:English
Published: MDPI AG 2019-10-01
Series:Electronics
Subjects:
Online Access:https://www.mdpi.com/2079-9292/8/10/1129

Similar Items