Design and FPGA Implementation of Variable Cutoff Frequency Filter based on Continuously Variable Fractional Delay Structure and Interpolation Technique

This paper presents the design and FPGA implementation of interpolated continuously variable fractional delay structure based filter (ICVFD filter) with fine control over the cutoff frequency. In the ICVFD filter, each unit delay of the prototype lowpass filter is replaced by a continuously variable...

Full description

Bibliographic Details
Main Authors: Sumedh Dhabu, Achutavarrier Prasad Vinod
Format: Article
Language:English
Published: International Science and Engineering Society, o.s. 2015-09-01
Series:International Journal of Advances in Telecommunications, Electrotechnics, Signals and Systems
Online Access:http://ijates.org/index.php/ijates/article/view/132
id doaj-49c59017b87c4b51863a47b3d781fe00
record_format Article
spelling doaj-49c59017b87c4b51863a47b3d781fe002020-11-24T23:12:56ZengInternational Science and Engineering Society, o.s.International Journal of Advances in Telecommunications, Electrotechnics, Signals and Systems1805-54432015-09-0143727910.11601/ijates.v4i3.13281Design and FPGA Implementation of Variable Cutoff Frequency Filter based on Continuously Variable Fractional Delay Structure and Interpolation TechniqueSumedh Dhabu0Achutavarrier Prasad Vinod1Nanyang Technological UniversityNanyang Technological UniversityThis paper presents the design and FPGA implementation of interpolated continuously variable fractional delay structure based filter (ICVFD filter) with fine control over the cutoff frequency. In the ICVFD filter, each unit delay of the prototype lowpass filter is replaced by a continuously variable fractional delay (CVFD) element proposed in this paper. The CVFD element requires the same number of multiplications as that of the second-order fractional delay structure used in the existing fractional delay structure based variable filter (FDS based filter), however it provides fractional delays corresponding to the higher-order fractional delay structures. Hence, the proposed ICVFD filter provides wider cutoff frequency range compared to the FDS based filter. The ICVFD filter is also capable of providing variable bandpass and highpass responses. We use two-stage approach for the FPGA implementation of the ICVFD filter. First, we use pipelining stages to shorten the critical path and improve the operating frequency. Then, we make use of specific hardware resource, i.e. RAM-based Shift Register (SRL) to further improve the operating frequency and resource usage.http://ijates.org/index.php/ijates/article/view/132
collection DOAJ
language English
format Article
sources DOAJ
author Sumedh Dhabu
Achutavarrier Prasad Vinod
spellingShingle Sumedh Dhabu
Achutavarrier Prasad Vinod
Design and FPGA Implementation of Variable Cutoff Frequency Filter based on Continuously Variable Fractional Delay Structure and Interpolation Technique
International Journal of Advances in Telecommunications, Electrotechnics, Signals and Systems
author_facet Sumedh Dhabu
Achutavarrier Prasad Vinod
author_sort Sumedh Dhabu
title Design and FPGA Implementation of Variable Cutoff Frequency Filter based on Continuously Variable Fractional Delay Structure and Interpolation Technique
title_short Design and FPGA Implementation of Variable Cutoff Frequency Filter based on Continuously Variable Fractional Delay Structure and Interpolation Technique
title_full Design and FPGA Implementation of Variable Cutoff Frequency Filter based on Continuously Variable Fractional Delay Structure and Interpolation Technique
title_fullStr Design and FPGA Implementation of Variable Cutoff Frequency Filter based on Continuously Variable Fractional Delay Structure and Interpolation Technique
title_full_unstemmed Design and FPGA Implementation of Variable Cutoff Frequency Filter based on Continuously Variable Fractional Delay Structure and Interpolation Technique
title_sort design and fpga implementation of variable cutoff frequency filter based on continuously variable fractional delay structure and interpolation technique
publisher International Science and Engineering Society, o.s.
series International Journal of Advances in Telecommunications, Electrotechnics, Signals and Systems
issn 1805-5443
publishDate 2015-09-01
description This paper presents the design and FPGA implementation of interpolated continuously variable fractional delay structure based filter (ICVFD filter) with fine control over the cutoff frequency. In the ICVFD filter, each unit delay of the prototype lowpass filter is replaced by a continuously variable fractional delay (CVFD) element proposed in this paper. The CVFD element requires the same number of multiplications as that of the second-order fractional delay structure used in the existing fractional delay structure based variable filter (FDS based filter), however it provides fractional delays corresponding to the higher-order fractional delay structures. Hence, the proposed ICVFD filter provides wider cutoff frequency range compared to the FDS based filter. The ICVFD filter is also capable of providing variable bandpass and highpass responses. We use two-stage approach for the FPGA implementation of the ICVFD filter. First, we use pipelining stages to shorten the critical path and improve the operating frequency. Then, we make use of specific hardware resource, i.e. RAM-based Shift Register (SRL) to further improve the operating frequency and resource usage.
url http://ijates.org/index.php/ijates/article/view/132
work_keys_str_mv AT sumedhdhabu designandfpgaimplementationofvariablecutofffrequencyfilterbasedoncontinuouslyvariablefractionaldelaystructureandinterpolationtechnique
AT achutavarrierprasadvinod designandfpgaimplementationofvariablecutofffrequencyfilterbasedoncontinuouslyvariablefractionaldelaystructureandinterpolationtechnique
_version_ 1725600106935222272