Design of clock and data recovery system’s behavioral model for high speed transceivers of serial interfaces
This paper provides a parameterizable behavioral model of a clock and data recovery system (CDR) based on phase-locked loop (PLL) for the receiver part of a high-speed serial interfaces. The model was used to calculate parameters and characteristics of the system as well as estimate their calculatio...
Main Authors: | Dubinskiy Alexey V., Domozhakov Denis A., Rannev Nikolay Yu. |
---|---|
Format: | Article |
Language: | English |
Published: |
EDP Sciences
2019-01-01
|
Series: | ITM Web of Conferences |
Online Access: | https://www.itm-conferences.org/articles/itmconf/pdf/2019/07/itmconf_crimico2019_03013.pdf |
Similar Items
-
Clock Multiplier Unit and Data/Clock Recovery for OC-192 Transceiver
by: Jue-Hao You, et al.
Published: (2003) -
Clock Recovery and Data Recovery Based on PLL for LVDS Transceivers
by: Chun-Yang Hsiao, et al.
Published: (2004) -
Design and Implementation of CMOS Clock Generation and Clock/Data Recovery Circuits for Wired-line Transceivers
by: Rong-Jyi Yang, et al.
Published: (2006) -
Clock and Data Recovery Circuit and Equalizer for High-Speed Serial-Link Receiver
by: Wen-Chieh Huang, et al.
Published: (2011) -
All Digital Clock and Data Recovery Circuit Architecture for High Speed Serial Link
by: Chien-Hsi Lee, et al.
Published: (2004)