Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power Converters
Due to the complicated circuit topology and high switching frequency, field-programmable gate arrays (FPGA) can stand up to the challenges for the hardware in the loop (HIL) real-time simulation of power electronics converters. The Associated Discrete Circuit (ADC) modeling method, which has a fixed...
Main Authors: | , , , |
---|---|
Format: | Article |
Language: | English |
Published: |
MDPI AG
2018-11-01
|
Series: | Energies |
Subjects: | |
Online Access: | https://www.mdpi.com/1996-1073/11/11/3237 |
id |
doaj-299777ab384947b98b9fe389eaea323b |
---|---|
record_format |
Article |
spelling |
doaj-299777ab384947b98b9fe389eaea323b2020-11-24T20:53:35ZengMDPI AGEnergies1996-10732018-11-011111323710.3390/en11113237en11113237Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power ConvertersXizheng Guo0Jiaqi Yuan1Yiguo Tang2Xiaojie You3Department of Electrical Engineering, Beijing Jiaotong University, Beijing 100044, ChinaDepartment of Electrical Engineering, Beijing Jiaotong University, Beijing 100044, ChinaDepartment of Electrical Engineering, Beijing Jiaotong University, Beijing 100044, ChinaDepartment of Electrical Engineering, Beijing Jiaotong University, Beijing 100044, ChinaDue to the complicated circuit topology and high switching frequency, field-programmable gate arrays (FPGA) can stand up to the challenges for the hardware in the loop (HIL) real-time simulation of power electronics converters. The Associated Discrete Circuit (ADC) modeling method, which has a fixed admittance matrix, greatly reduces the computation cost for FPGA. However, the oscillations introduced by the switch-equivalent model reduces the simulation accuracy. In this paper, firstly, a novel algorithm is proposed to determine the optimal discrete-time switch admittance parameter, <i>Gs</i>, which is obtained by minimizing the switching loss. Secondly, the FPGA resource optimization method, in which the simulation time step, bit-length, and model precision are taken into consideration, is presented when the power electronics converter is implemented in FPGA. Finally, the above method is validated on the topology of a three-phase inverter with LC filters. The HIL simulation and practicality experiments verify the effect of FPGA resource optimization and the validity of the ADC modeling method, respectively.https://www.mdpi.com/1996-1073/11/11/3237hardware in the loop real-time simulationassociated discrete circuitfield-programmable gate arrays resource optimizationtime stepbit-lengthmodel precision |
collection |
DOAJ |
language |
English |
format |
Article |
sources |
DOAJ |
author |
Xizheng Guo Jiaqi Yuan Yiguo Tang Xiaojie You |
spellingShingle |
Xizheng Guo Jiaqi Yuan Yiguo Tang Xiaojie You Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power Converters Energies hardware in the loop real-time simulation associated discrete circuit field-programmable gate arrays resource optimization time step bit-length model precision |
author_facet |
Xizheng Guo Jiaqi Yuan Yiguo Tang Xiaojie You |
author_sort |
Xizheng Guo |
title |
Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power Converters |
title_short |
Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power Converters |
title_full |
Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power Converters |
title_fullStr |
Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power Converters |
title_full_unstemmed |
Hardware in the Loop Real-time Simulation for the Associated Discrete Circuit Modeling Optimization Method of Power Converters |
title_sort |
hardware in the loop real-time simulation for the associated discrete circuit modeling optimization method of power converters |
publisher |
MDPI AG |
series |
Energies |
issn |
1996-1073 |
publishDate |
2018-11-01 |
description |
Due to the complicated circuit topology and high switching frequency, field-programmable gate arrays (FPGA) can stand up to the challenges for the hardware in the loop (HIL) real-time simulation of power electronics converters. The Associated Discrete Circuit (ADC) modeling method, which has a fixed admittance matrix, greatly reduces the computation cost for FPGA. However, the oscillations introduced by the switch-equivalent model reduces the simulation accuracy. In this paper, firstly, a novel algorithm is proposed to determine the optimal discrete-time switch admittance parameter, <i>Gs</i>, which is obtained by minimizing the switching loss. Secondly, the FPGA resource optimization method, in which the simulation time step, bit-length, and model precision are taken into consideration, is presented when the power electronics converter is implemented in FPGA. Finally, the above method is validated on the topology of a three-phase inverter with LC filters. The HIL simulation and practicality experiments verify the effect of FPGA resource optimization and the validity of the ADC modeling method, respectively. |
topic |
hardware in the loop real-time simulation associated discrete circuit field-programmable gate arrays resource optimization time step bit-length model precision |
url |
https://www.mdpi.com/1996-1073/11/11/3237 |
work_keys_str_mv |
AT xizhengguo hardwareinthelooprealtimesimulationfortheassociateddiscretecircuitmodelingoptimizationmethodofpowerconverters AT jiaqiyuan hardwareinthelooprealtimesimulationfortheassociateddiscretecircuitmodelingoptimizationmethodofpowerconverters AT yiguotang hardwareinthelooprealtimesimulationfortheassociateddiscretecircuitmodelingoptimizationmethodofpowerconverters AT xiaojieyou hardwareinthelooprealtimesimulationfortheassociateddiscretecircuitmodelingoptimizationmethodofpowerconverters |
_version_ |
1716796915749748736 |