DESIGN AND SIMULATION OF A 10 GSPS LOW POWER SAMPLE AND HOLD LESS ANALOG TO DIGITAL CONVERTER USING CARBON NANOTUBE FIELD EFFECT TRANSISTORS

A 5 bit sample-and-hold less pipelined ADC is presented for high speed and low power applications. The architecture is designed using 32nm CNFET model in Hspice and simulation is carried out at 10 GSPS sampling rate. From the simulation results, the SNDR is found out to be 32.89dB at Nyquist fre...

Full description

Bibliographic Details
Main Authors: Aonkar B. Takalikar, S.S. Narkhede
Format: Article
Language:English
Published: ICT Academy of Tamil Nadu 2017-07-01
Series:ICTACT Journal on Microelectronics
Subjects:
adc
Online Access:http://ictactjournals.in/paper/IJME_Vol_3_Iss_2_Paper_6_404_410.pdf