Dual Mode Logic—Design for Energy Efficiency and High Performance
The recently proposed dual mode logic (DML) gates family enables a very high level of energy-delay optimization flexibility at the gate level. In this paper, this flexibility is utilized to improve energy efficiency and performance of combinatorial circuits by manipulating their critical and noncrit...
Main Authors: | Itamar Levi, Alexander Fish |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2013-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/6514913/ |
Similar Items
-
Design Flow and Characterization Methodology for Dual Mode Logic
by: Viacheslav Yuzhaninov, et al.
Published: (2015-01-01) -
Energy Efficient Self-Adaptive Dual Mode Logic Address Decoder
by: Kevin Vicuña, et al.
Published: (2021-04-01) -
An Energy Efficient Enhanced Dual-Fuzzy Logic Routing Protocol for Monitoring Activities of the Elderly Using Body Sensor Networks
by: Sea Young Park, et al.
Published: (2020-04-01) -
High-efficiency transmissive metasurface for dual-polarized dual-mode OAM generation
by: Xudong Bai
Published: (2020-09-01) -
MANAGEMENT OF ENERGY CONSUMPTION USING PROGRAMMABLE LOGIC CONTROLLERS (PLC'S)
by: Amin Al Ka’bi
Published: (2021-09-01)