A Buffer-Sizing Algorithm for Network-on-Chips with Multiple Voltage-Frequency Islands
Buffers in on-chip networks constitute a significant proportion of the power consumption and area of the interconnect, and hence reducing them is an important problem. Application-specific designs have nonuniform network utilization, thereby requiring a buffer-sizing approach that tackles the nonuni...
Main Authors: | Anish S. Kumar, M. Pawan Kumar, Srinivasan Murali, V. Kamakoti, Luca Benini, Giovanni De Micheli |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2012-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2012/537286 |
Similar Items
-
Optimal Voltage and Frequency Control of an Islanded Microgrid Using Grasshopper Optimization Algorithm
by: Touqeer Ahmed Jumani, et al.
Published: (2018-11-01) -
Optimal voltage and frequency control of an islanded microgrid using grasshopper optimization algorithm
by: Jumani, Touqeer Ahmed, et al.
Published: (2018) -
Voltage Island Floorplanning for SoC design with Multiple Supply Voltages
by: Jr-Wei Chen, et al.
Published: (2006) -
Design of a Clock-Deskew Buffer Circuit for Chip-to-Chip Links
by: Ai-Jia Chuang, et al.
Published: (2012) -
Setting frequency relays and voltage relays to protect synchronous distributed generators against islanding and abnormal frequencies and voltages
by: Babi, Bombay
Published: (2016)