Selectively Fortifying Reconfigurable Computing Device to Achieve Higher Error Resilience
With the advent of 10 nm CMOS devices and “exotic” nanodevices, the location and occurrence time of hardware defects and design faults become increasingly unpredictable, therefore posing severe challenges to existing techniques for error-resilient computing because most of them statically assign har...
Main Authors: | Mingjie Lin, Yu Bai, John Wawrzynek |
---|---|
Format: | Article |
Language: | English |
Published: |
Hindawi Limited
2012-01-01
|
Series: | Journal of Electrical and Computer Engineering |
Online Access: | http://dx.doi.org/10.1155/2012/593532 |
Similar Items
-
Optimally Fortifying Logic Reliability through Criticality Ranking
by: Yu Bai, et al.
Published: (2015-02-01) -
Verifiable resilience in architectural reconfiguration
by: Payne, Richard John
Published: (2012) -
VLSI Concurrent Computation for Music Synthesis
by: Wawrzynek, John Charles
Published: (1987) -
Compiler-Directed Error Resilience for Reliable Computing
by: Liu, Qingrui
Published: (2018) -
Error handling and energy estimation for error resilient near-threshold computing
by: Ragavan, Rengarajan
Published: (2017)