HPQS: A Fast, High-Capacity, Hybrid Priority Queuing System for High-Speed Networking Devices
In this paper, we present a fast hybrid priority queue architecture intended for scheduling and prioritizing packets in a network data plane. Due to increasing traffic and tight requirements of high-speed networking devices, a high capacity priority queue, with constant latency and guaranteed perfor...
Main Authors: | , , |
---|---|
Format: | Article |
Language: | English |
Published: |
IEEE
2019-01-01
|
Series: | IEEE Access |
Subjects: | |
Online Access: | https://ieeexplore.ieee.org/document/8842569/ |
id |
doaj-1c100f5346d04baa8b1a3f42e17e4171 |
---|---|
record_format |
Article |
spelling |
doaj-1c100f5346d04baa8b1a3f42e17e41712021-04-05T17:32:25ZengIEEEIEEE Access2169-35362019-01-01713067213068410.1109/ACCESS.2019.29391548842569HPQS: A Fast, High-Capacity, Hybrid Priority Queuing System for High-Speed Networking DevicesImad Benacer0https://orcid.org/0000-0001-9608-2474Francois-Raymond Boyer1Yvon Savaria2Department of Computer and Software Engineering, Polytechnique Montréal, Montréal, QC, CanadaDepartment of Computer and Software Engineering, Polytechnique Montréal, Montréal, QC, CanadaDepartment of Electrical Engineering, Polytechnique Montréal, Montréal, QC, CanadaIn this paper, we present a fast hybrid priority queue architecture intended for scheduling and prioritizing packets in a network data plane. Due to increasing traffic and tight requirements of high-speed networking devices, a high capacity priority queue, with constant latency and guaranteed performance is needed. We aim at reducing latency to best support the upcoming 5G wireless standards. The proposed hybrid priority queuing system (HPQS) enables pipelined queue operations with almost constant time complexity in practice. The proposed architecture is implemented in C++, and is synthesized with the Vivado High-Level Synthesis (HLS) tool. Two configurations are proposed. The first one is intended for scheduling with a multi-queuing system for which implementation results of 64 up to 512 independent queues are reported. The second configuration is intended for large capacity priority queues, that are placed and routed on a ZC706 board and a XCVU440-FLGB2377-3-E Xilinx FPGA supporting a total capacity of 1/2 million packet tags. The reported results are compared across a range of priority queue depths and performance metrics with existing approaches. The proposed HPQS supports links operating at 40 Gb/s.https://ieeexplore.ieee.org/document/8842569/Priority queuenetworking deviceshigh-level synthesisfield-programmable gate array (FPGA) |
collection |
DOAJ |
language |
English |
format |
Article |
sources |
DOAJ |
author |
Imad Benacer Francois-Raymond Boyer Yvon Savaria |
spellingShingle |
Imad Benacer Francois-Raymond Boyer Yvon Savaria HPQS: A Fast, High-Capacity, Hybrid Priority Queuing System for High-Speed Networking Devices IEEE Access Priority queue networking devices high-level synthesis field-programmable gate array (FPGA) |
author_facet |
Imad Benacer Francois-Raymond Boyer Yvon Savaria |
author_sort |
Imad Benacer |
title |
HPQS: A Fast, High-Capacity, Hybrid Priority Queuing System for High-Speed Networking Devices |
title_short |
HPQS: A Fast, High-Capacity, Hybrid Priority Queuing System for High-Speed Networking Devices |
title_full |
HPQS: A Fast, High-Capacity, Hybrid Priority Queuing System for High-Speed Networking Devices |
title_fullStr |
HPQS: A Fast, High-Capacity, Hybrid Priority Queuing System for High-Speed Networking Devices |
title_full_unstemmed |
HPQS: A Fast, High-Capacity, Hybrid Priority Queuing System for High-Speed Networking Devices |
title_sort |
hpqs: a fast, high-capacity, hybrid priority queuing system for high-speed networking devices |
publisher |
IEEE |
series |
IEEE Access |
issn |
2169-3536 |
publishDate |
2019-01-01 |
description |
In this paper, we present a fast hybrid priority queue architecture intended for scheduling and prioritizing packets in a network data plane. Due to increasing traffic and tight requirements of high-speed networking devices, a high capacity priority queue, with constant latency and guaranteed performance is needed. We aim at reducing latency to best support the upcoming 5G wireless standards. The proposed hybrid priority queuing system (HPQS) enables pipelined queue operations with almost constant time complexity in practice. The proposed architecture is implemented in C++, and is synthesized with the Vivado High-Level Synthesis (HLS) tool. Two configurations are proposed. The first one is intended for scheduling with a multi-queuing system for which implementation results of 64 up to 512 independent queues are reported. The second configuration is intended for large capacity priority queues, that are placed and routed on a ZC706 board and a XCVU440-FLGB2377-3-E Xilinx FPGA supporting a total capacity of 1/2 million packet tags. The reported results are compared across a range of priority queue depths and performance metrics with existing approaches. The proposed HPQS supports links operating at 40 Gb/s. |
topic |
Priority queue networking devices high-level synthesis field-programmable gate array (FPGA) |
url |
https://ieeexplore.ieee.org/document/8842569/ |
work_keys_str_mv |
AT imadbenacer hpqsafasthighcapacityhybridpriorityqueuingsystemforhighspeednetworkingdevices AT francoisraymondboyer hpqsafasthighcapacityhybridpriorityqueuingsystemforhighspeednetworkingdevices AT yvonsavaria hpqsafasthighcapacityhybridpriorityqueuingsystemforhighspeednetworkingdevices |
_version_ |
1721539386652229632 |