Cache Coherence Protocol Design and Simulation Using IES (Invalid Exclusive read/write Shared) State
To improve the efficiency of a processor in recent multiprocessor systems to deal with data, cache memories are used to access data instead of main memory which reduces the latency of delay time. In such systems, when installing different caches in different processors in shared memory architecture,...
Main Author: | |
---|---|
Format: | Article |
Language: | Arabic |
Published: |
College of Science for Women, University of Baghdad
2017-03-01
|
Series: | Baghdad Science Journal |
Subjects: | |
Online Access: | http://bsj.uobaghdad.edu.iq/index.php/BSJ/article/view/2355 |
id |
doaj-0e3f62ac2ef84472b25656d76afffea0 |
---|---|
record_format |
Article |
spelling |
doaj-0e3f62ac2ef84472b25656d76afffea02020-11-25T00:17:05ZaraCollege of Science for Women, University of BaghdadBaghdad Science Journal2078-86652411-79862017-03-0114110.21123/bsj.14.1.219-230Cache Coherence Protocol Design and Simulation Using IES (Invalid Exclusive read/write Shared) StateBaghdad Science JournalTo improve the efficiency of a processor in recent multiprocessor systems to deal with data, cache memories are used to access data instead of main memory which reduces the latency of delay time. In such systems, when installing different caches in different processors in shared memory architecture, the difficulties appear when there is a need to maintain consistency between the cache memories of different processors. So, cache coherency protocol is very important in such kinds of system. MSI, MESI, MOSI, MOESI, etc. are the famous protocols to solve cache coherency problem. We have proposed in this research integrating two states of MESI's cache coherence protocol which are Exclusive and Modified, which responds to a request from reading and writing at the same time and that are exclusive to these requests. Also back to the main memory from one of the other processor that has a modified state is removed in using a proposed protocol when it is invalidated as a result of writing to that location that has the same address because in all cases it depends on the latest value written and if back to memory is used to protect data from loss; preprocessing steps to IES protocol is used to maintain and saving data in main memory when it evict from the cache. All of this leads to increased processor efficiency by reducing access to main memory http://bsj.uobaghdad.edu.iq/index.php/BSJ/article/view/2355Cache Coherence Problem, Snooping Protocol, Directory-Based Cache Protocols, MESI, Cache Simulator, Dev. C , Multiprocessor, Shared Memory |
collection |
DOAJ |
language |
Arabic |
format |
Article |
sources |
DOAJ |
author |
Baghdad Science Journal |
spellingShingle |
Baghdad Science Journal Cache Coherence Protocol Design and Simulation Using IES (Invalid Exclusive read/write Shared) State Baghdad Science Journal Cache Coherence Problem, Snooping Protocol, Directory-Based Cache Protocols, MESI, Cache Simulator, Dev. C , Multiprocessor, Shared Memory |
author_facet |
Baghdad Science Journal |
author_sort |
Baghdad Science Journal |
title |
Cache Coherence Protocol Design and Simulation Using IES (Invalid Exclusive read/write Shared) State |
title_short |
Cache Coherence Protocol Design and Simulation Using IES (Invalid Exclusive read/write Shared) State |
title_full |
Cache Coherence Protocol Design and Simulation Using IES (Invalid Exclusive read/write Shared) State |
title_fullStr |
Cache Coherence Protocol Design and Simulation Using IES (Invalid Exclusive read/write Shared) State |
title_full_unstemmed |
Cache Coherence Protocol Design and Simulation Using IES (Invalid Exclusive read/write Shared) State |
title_sort |
cache coherence protocol design and simulation using ies (invalid exclusive read/write shared) state |
publisher |
College of Science for Women, University of Baghdad |
series |
Baghdad Science Journal |
issn |
2078-8665 2411-7986 |
publishDate |
2017-03-01 |
description |
To improve the efficiency of a processor in recent multiprocessor systems to deal with data, cache memories are used to access data instead of main memory which reduces the latency of delay time. In such systems, when installing different caches in different processors in shared memory architecture, the difficulties appear when there is a need to maintain consistency between the cache memories of different processors. So, cache coherency protocol is very important in such kinds of system. MSI, MESI, MOSI, MOESI, etc. are the famous protocols to solve cache coherency problem.
We have proposed in this research integrating two states of MESI's cache coherence protocol which are Exclusive and Modified, which responds to a request from reading and writing at the same time and that are exclusive to these requests. Also back to the main memory from one of the other processor that has a modified state is removed in using a proposed protocol when it is invalidated as a result of writing to that location that has the same address because in all cases it depends on the latest value written and if back to memory is used to protect data from loss; preprocessing steps to IES protocol is used to maintain and saving data in main memory when it evict from the cache. All of this leads to increased processor efficiency by reducing access to main memory
|
topic |
Cache Coherence Problem, Snooping Protocol, Directory-Based Cache Protocols, MESI, Cache Simulator, Dev. C , Multiprocessor, Shared Memory |
url |
http://bsj.uobaghdad.edu.iq/index.php/BSJ/article/view/2355 |
work_keys_str_mv |
AT baghdadsciencejournal cachecoherenceprotocoldesignandsimulationusingiesinvalidexclusivereadwritesharedstate |
_version_ |
1725381202262622208 |