FPGA BASED SELF-HEALING STRATEGY FOR SYNCHRONOUS SEQUENTIAL CIRCUITS

The paper develops an efficient mechanism with a view to healing bridging faults in synchronous sequential circuits. The scheme inserts faults randomly into the system at the signal levels, encompasses ways to intrigue the state of the signals and carries it with steps to rig out the true values at...

Full description

Bibliographic Details
Main Authors: G. NITHYA, M. RAMASWAMY
Format: Article
Language:English
Published: Taylor's University 2018-12-01
Series:Journal of Engineering Science and Technology
Subjects:
Online Access:http://jestec.taylors.edu.my/Vol%2013%20issue%2012%20December%202018/13_12_21.pdf
id doaj-097273e0be4f49759a649ab0cefd5488
record_format Article
spelling doaj-097273e0be4f49759a649ab0cefd54882020-11-25T00:26:37ZengTaylor's UniversityJournal of Engineering Science and Technology1823-46902018-12-01131241734192FPGA BASED SELF-HEALING STRATEGY FOR SYNCHRONOUS SEQUENTIAL CIRCUITSG. NITHYA0 M. RAMASWAMY1Department of Electronics and Communication Engineering Annamalai University, Annamalai Nagar, Tamil Nadu, 608002, India2Department of Electrical Engineering Annamalai University, Annamalai Nagar, Tamil Nadu, 608002, India The paper develops an efficient mechanism with a view to healing bridging faults in synchronous sequential circuits. The scheme inserts faults randomly into the system at the signal levels, encompasses ways to intrigue the state of the signals and carries it with steps to rig out the true values at the primary output lines. The attempts espouse the ability of the methodology to explore the occurrence of a variety of single and multiple bridging faults and arrive at the true output. The approach enables to detect the occurrence of wired-OR and wired AND bridging faults in the combinational part of the serial binary adder as the CUT and heal both the inter and intra-gate faults through the use of the proposed methodology. It allows claiming a lower area overhead and computationally a sharp increase in the fault coverage area over the existing Triple Modular Redundancy (TMR) technique. The Field Programmable Gate Arrays (FPGA) based Spartan architecture operates through Very High-Speed Integrated Circuit Hardware Description Language (VHDL) to synthesize the Modelsim code for validating the simulation exercises. The claim incites to increase the reliability of the synchronous sequential circuits and espouse a place for the use of the strategy in the digital world.http://jestec.taylors.edu.my/Vol%2013%20issue%2012%20December%202018/13_12_21.pdfArea overheadBridging faultsFault coverageSelf-repairSynchronous sequential circuitsTMR.
collection DOAJ
language English
format Article
sources DOAJ
author G. NITHYA
M. RAMASWAMY
spellingShingle G. NITHYA
M. RAMASWAMY
FPGA BASED SELF-HEALING STRATEGY FOR SYNCHRONOUS SEQUENTIAL CIRCUITS
Journal of Engineering Science and Technology
Area overhead
Bridging faults
Fault coverage
Self-repair
Synchronous sequential circuits
TMR.
author_facet G. NITHYA
M. RAMASWAMY
author_sort G. NITHYA
title FPGA BASED SELF-HEALING STRATEGY FOR SYNCHRONOUS SEQUENTIAL CIRCUITS
title_short FPGA BASED SELF-HEALING STRATEGY FOR SYNCHRONOUS SEQUENTIAL CIRCUITS
title_full FPGA BASED SELF-HEALING STRATEGY FOR SYNCHRONOUS SEQUENTIAL CIRCUITS
title_fullStr FPGA BASED SELF-HEALING STRATEGY FOR SYNCHRONOUS SEQUENTIAL CIRCUITS
title_full_unstemmed FPGA BASED SELF-HEALING STRATEGY FOR SYNCHRONOUS SEQUENTIAL CIRCUITS
title_sort fpga based self-healing strategy for synchronous sequential circuits
publisher Taylor's University
series Journal of Engineering Science and Technology
issn 1823-4690
publishDate 2018-12-01
description The paper develops an efficient mechanism with a view to healing bridging faults in synchronous sequential circuits. The scheme inserts faults randomly into the system at the signal levels, encompasses ways to intrigue the state of the signals and carries it with steps to rig out the true values at the primary output lines. The attempts espouse the ability of the methodology to explore the occurrence of a variety of single and multiple bridging faults and arrive at the true output. The approach enables to detect the occurrence of wired-OR and wired AND bridging faults in the combinational part of the serial binary adder as the CUT and heal both the inter and intra-gate faults through the use of the proposed methodology. It allows claiming a lower area overhead and computationally a sharp increase in the fault coverage area over the existing Triple Modular Redundancy (TMR) technique. The Field Programmable Gate Arrays (FPGA) based Spartan architecture operates through Very High-Speed Integrated Circuit Hardware Description Language (VHDL) to synthesize the Modelsim code for validating the simulation exercises. The claim incites to increase the reliability of the synchronous sequential circuits and espouse a place for the use of the strategy in the digital world.
topic Area overhead
Bridging faults
Fault coverage
Self-repair
Synchronous sequential circuits
TMR.
url http://jestec.taylors.edu.my/Vol%2013%20issue%2012%20December%202018/13_12_21.pdf
work_keys_str_mv AT gnithya fpgabasedselfhealingstrategyforsynchronoussequentialcircuits
AT mramaswamy fpgabasedselfhealingstrategyforsynchronoussequentialcircuits
_version_ 1725343630458093568