Area efficient digital logic NOT gate using single electron box (SEB)
The continuing scaling down of complementary metal oxide semiconductor (CMOS) has led researchers to build new devices with nano dimensions, whose behavior will be interpreted based on quantum mechanics. Single-electron devices (SEDs) are promising candidates for future VLSI applications, due to the...
Main Author: | Bahrepour Davoud |
---|---|
Format: | Article |
Language: | English |
Published: |
EDP Sciences
2017-01-01
|
Series: | International Journal for Simulation and Multidisciplinary Design Optimization |
Subjects: | |
Online Access: | https://doi.org/10.1051/smdo/2016017 |
Similar Items
-
Sequence Variability in Staphylococcal Enterotoxin Genes seb, sec, and sed
by: Sophia Johler, et al.
Published: (2016-06-01) -
An SEB Hardened AlGaN/GaN HEMT With Barrier Interlayer
by: Fei Zhang, et al.
Published: (2020-01-01) -
Error rate and power dissipation in nano-logic devices
by: Kim, Jong Un
Published: (2005) -
A New Method to Focus SEBs Using the Periodic Magnetic Field and the Electrostatic Field
by: Pengcheng Yin, et al.
Published: (2021-08-01) -
KLASİK TÜRK ŞİİRİNDE ŞEB-İ YELDÂ / THE LONGEST NIGHT/SEB-I YELDA AT CLASSICAL TURKISH POEM
by: Şerife UZUN
Published: (2015-12-01)