Area efficient digital logic NOT gate using single electron box (SEB)

The continuing scaling down of complementary metal oxide semiconductor (CMOS) has led researchers to build new devices with nano dimensions, whose behavior will be interpreted based on quantum mechanics. Single-electron devices (SEDs) are promising candidates for future VLSI applications, due to the...

Full description

Bibliographic Details
Main Author: Bahrepour Davoud
Format: Article
Language:English
Published: EDP Sciences 2017-01-01
Series:International Journal for Simulation and Multidisciplinary Design Optimization
Subjects:
Online Access:https://doi.org/10.1051/smdo/2016017

Similar Items