Robust Sequential Circuits Design Technique for Low Voltage and High Noise Scenarios
All electronic processing components in future deep nanotechnologies will exhibit high noise level and/or low S/N ratios because of the extreme voltage reduction and the nearly erratic nature of such devices. Systems implemented with these devices would exhibit a high probability to fail, causing an...
Main Authors: | Garcia-Leyva Lancelot, Rivera-Dueñas Juan, Calomarde Antonio, Moll Francesc, Rubio Antonio |
---|---|
Format: | Article |
Language: | English |
Published: |
EDP Sciences
2016-01-01
|
Series: | MATEC Web of Conferences |
Online Access: | http://dx.doi.org/10.1051/matecconf/20164202003 |
Similar Items
-
Active Radiation-Hardening Strategy in Bulk FinFETs
by: Antonio Calomarde, et al.
Published: (2020-01-01) -
CDM Robust & Low Noise ESD protection circuits
by: Lubana, Sumanjit Singh
Published: (2009) -
CDM Robust & Low Noise ESD protection circuits
by: Lubana, Sumanjit Singh
Published: (2009) -
Design of Low Phase Noise Voltage-Controlled-Oscillator Circuits
by: Tsung-Hsing Chen, et al.
Published: (2009) -
Reliable Low Voltage Circuit Design Techniques
by: P. John Paul, et al.
Published: (2017-12-01)